Masterclock D232 Fiche technique

Naviguer en ligne ou télécharger Fiche technique pour Amplificateurs audio Masterclock D232. Masterclock D232 Datasheet Manuel d'utilisatio

  • Télécharger
  • Ajouter à mon manuel
  • Imprimer
  • Page
    / 240
  • Table des matières
  • MARQUE LIVRES
  • Noté. / 5. Basé sur avis des utilisateurs
Vue de la page 0
Intel
®
E8870 Scalable Node Controller
(SNC) Datasheet
Product Features
Intel
®
Itanium
®
2 Processor System Bus
Itanium 2 processor system bus
interface (44-bit address, 128-bit data)
at 400 MHz data bus frequency
Full multiprocessor support for up to
four Itanium 2 processors on the system
bus
Parity protection on address and control
signals
ECC protection on each 64-bit chunk of
the 128-bit data signals on the
Itanium 2 processor system bus
Eight-deep in-order queue
Non-blocking transaction handling::
Transactions receive Normal
Completion, Retry, or Defer;
All transactions normally deferred;
No chipset snoop stalls
GTL+ bus driver technology
Chipset adds only one load to the
system bus
PC1600 DDR SDRAM Memory via DDR
Memory Hub (DMH)
Supports up to four DMHs
1, 2, 3, or 4 different types of DIMMs
per branch channel
Supports 128-, 256-, 512-, 1024-Mb
devices in X4 and X8 configurations
Supports from 512 MB (128 Mb
devices) to 128 GB (1 Gb devices) of
memory in 128 MB increments
6.4 GB/s peak bandwidth
Server Error Correction Code corrects
for any single failed X4 memory
device, and limited correction on data
errors from X8 memory devices
ECC with error correction and periodic
scrubbing of the memory
Scalability Port (SP)
Two SPs with 3.2 GB/s peak bandwidth
per direction per SP
Bidirectional SPs for a total bandwidth
of 12.8 GB/s
Firmware
Firmware hub interface for processor-
specific firmware
Reliability, Availability, and Serviceability
(RAS)
Sideband access to configuration
registers via SMBus or JTAG.
End-to-end ECC for all interfaces
Fault detection and logging
Signal connectivity testing via
boundary scan
Packaging
49.5mm x 49.5mm
1357-pin organic LAN grid array
(OLGA) package-2B
Document Number: 251112-001
August 2002
Vue de la page 0
1 2 3 4 5 6 ... 239 240

Résumé du contenu

Page 1 - (SNC) Datasheet

Intel® E8870 Scalable Node Controller (SNC) DatasheetProduct Features Intel® Itanium® 2 Processor System Bus— Itanium 2 processor system bus interfac

Page 2

x Intel® E8870 Scalable Node Controller (SNC) Datasheet9-10 RAMBUS “CMOS 1.8 I/O” DC Parameters...

Page 3 - Contents

System Address Map4-4 Intel® E8870 Scalable Node Controller (SNC) DatasheetSome FWH components implement more than 4 MB of firmware space. These compo

Page 4

Intel® E8870 Scalable Node Controller (SNC) Datasheet 4-5System Address MapNorth BIOS: Elements of system BIOS that reside in the FWH device(s) connec

Page 5

System Address Map4-6 Intel® E8870 Scalable Node Controller (SNC) DatasheetFigure 4-3. Firmware Map Example using Intel® E8870 Chipset and Intel 82802

Page 6

Intel® E8870 Scalable Node Controller (SNC) Datasheet 4-7System Address Map4.1.2.4 Chipset Specific RangeThe address range FE00_0000h - FFBF_FFFFh reg

Page 7

System Address Map4-8 Intel® E8870 Scalable Node Controller (SNC) DatasheetInterface subrange is routed there. An SP request that falls in the MMIO ra

Page 8

Intel® E8870 Scalable Node Controller (SNC) Datasheet 4-9System Address Mapmemory is generally global. Multiple processor bus systems use local memory

Page 9

System Address Map4-10 Intel® E8870 Scalable Node Controller (SNC) Datasheet4.1.5.3.5 128-byte Interleave ExampleFigure 4-4 describes the 128-byte int

Page 10

Intel® E8870 Scalable Node Controller (SNC) Datasheet 4-11System Address MapGlobal interleave range 2 extends from 10 to 12 GB. It consists of two 1-G

Page 11 - Introduction 1

System Address Map4-12 Intel® E8870 Scalable Node Controller (SNC) DatasheetTo avoid memory scrubbing problems, reflection size must be 4 GB maximum.

Page 12 - 2-Based Server Configuration

Intel® E8870 Scalable Node Controller (SNC) Datasheet 4-13System Address Map4.2.1.3 SIOH Registers4.2.1.4 Routing by SP AttributeThe E8870 chipset rou

Page 13 - 1.3 Architectural Overview

Intel® E8870 Scalable Node Controller (SNC) Datasheet 1-1Introduction 11.1 OverviewThe Intel® E8870 chipset delivers new levels of availability, featu

Page 14 - 1.4 Interfaces

System Address Map4-14 Intel® E8870 Scalable Node Controller (SNC) DatasheetAny other encodings are treated as DND. That is, they are not used for rou

Page 15 - 1.4.5 JTAG Interface

Intel® E8870 Scalable Node Controller (SNC) Datasheet 4-15System Address MapLow MMIO Above MMIOL.BASEb to FDFF_FFFFh.Issue non-coherent Read/Write to

Page 16 - 1.5 Terminology

System Address Map4-16 Intel® E8870 Scalable Node Controller (SNC) Datasheet4.2.2 Inbound Transactions to SIOHTable 4-7. Intel® E8870 Chipset SAPIC I

Page 17

Intel® E8870 Scalable Node Controller (SNC) Datasheet 4-17System Address Map0B_0000h to 0B_7FFFh and (MDA_en = 0) and (VGA_port = none) DRAM DRAM Rout

Page 18 - 1.7 Revision History

System Address Map4-18 Intel® E8870 Scalable Node Controller (SNC) Datasheet4.2.3 Local/Remote Decoding for Requests to Main MemoryThe SNC treats all

Page 19 - Signal Description 2

Intel® E8870 Scalable Node Controller (SNC) Datasheet 4-19System Address Map4.3.2 Outbound I/O AccessThe E8870 chipset allows I/O addresses to be mapp

Page 20 - 2.2 SNC Signal List

System Address Map4-20 Intel® E8870 Scalable Node Controller (SNC) Datasheetstarting at 53BCh includes 53BC-53BFh. Since A[9:0] = 3BFh for 53BFh, it s

Page 21 - Signal Description

Intel® E8870 Scalable Node Controller (SNC) Datasheet 4-21System Address MapThe E8870 chipset provides memory mapped configuration mechanisms. See Sec

Page 22

System Address Map4-22 Intel® E8870 Scalable Node Controller (SNC) Datasheet

Page 23

Intel® E8870 Scalable Node Controller (SNC) Datasheet 5-1Memory Subsystem 5The memory subsystem consists of:• Memory controller and data buffers• DDR-

Page 24

Introduction1-2 Intel® E8870 Scalable Node Controller (SNC) DatasheetFigure 1-1. Typical Itanium® 2-Based Server Configuration001247SP(Scalability Po

Page 25

Memory Subsystem5-2 Intel® E8870 Scalable Node Controller (SNC) Datasheet5.1.2 Reads5.1.2.1 Read DecodingThe request is decoded for interleave range,

Page 26

Intel® E8870 Scalable Node Controller (SNC) Datasheet 5-3Memory Subsystem 5.1.3 Writes5.1.3.1 Write DecodingWrites are decoded for interleave range, t

Page 27

Memory Subsystem5-4 Intel® E8870 Scalable Node Controller (SNC) DatasheetIf this bit is set, the SNC will accumulate writes before bursting them:• Whe

Page 28

Intel® E8870 Scalable Node Controller (SNC) Datasheet 5-5Memory SubsystemThe operating system guarantees that only one of these addresses will be gene

Page 29

Memory Subsystem5-6 Intel® E8870 Scalable Node Controller (SNC) DatasheetFigure 5-1. Error Correction Code Layout on Main Channels 0 and 1D114h2C9g1D1

Page 30

Intel® E8870 Scalable Node Controller (SNC) Datasheet 5-7Memory SubsystemFigure 5-2. Error Correction Code Layout on Main Channels 2 and 3D186h2D173g1

Page 31 - Configuration Registers 3

Memory Subsystem5-8 Intel® E8870 Scalable Node Controller (SNC) DatasheetThe 18 main channel data bits cannot be evenly divided among the eight device

Page 32 - 3.2.3 BOFLA: Boot Flag Alias

Intel® E8870 Scalable Node Controller (SNC) Datasheet 5-9Memory SubsystemAll addresses mapped by the MIR will be tested whether they fall in ranges ma

Page 33 - 3.3 SNC I/O Space Registers

Memory Subsystem5-10 Intel® E8870 Scalable Node Controller (SNC) Datasheet5.3.1.2 Configuration for PerformanceFor best performance, the amount of mem

Page 34 - 3.5 PCI Standard Registers

Intel® E8870 Scalable Node Controller (SNC) Datasheet 5-11Memory SubsystemThe DMH will compare read addresses to the posted writes and substitute queu

Page 35 - Configuration Registers

Intel® E8870 Scalable Node Controller (SNC) Datasheet 1-3Introduction1.3 Architectural OverviewFigure 1-2 is a conceptual depiction of the SNC’s queue

Page 36

Memory Subsystem5-12 Intel® E8870 Scalable Node Controller (SNC) DatasheetThe minimum configuration is 512 MB: 1 DIMM (total of 128MB) device on each

Page 37 - 3.6 Address Mapping Registers

Intel® E8870 Scalable Node Controller (SNC) Datasheet 5-13Memory Subsystemprovide the critical word in the early half of the main channel data packet.

Page 38 - 3-8 Intel

Memory Subsystem5-14 Intel® E8870 Scalable Node Controller (SNC) DatasheetHigh-order FieldBits that are required to address a given technology (the nu

Page 39

Intel® E8870 Scalable Node Controller (SNC) Datasheet 5-15Memory Subsystem5.3.4 DDR Maintenance OperationsThe maintenance operations that may occur ar

Page 40 - • A[43:26] == BASE

Memory Subsystem5-16 Intel® E8870 Scalable Node Controller (SNC) Datasheet

Page 41 - : 5C - 5Fh

Intel® E8870 Scalable Node Controller (SNC) Datasheet 6-1Reliability, Availability, and Serviceability 6This section describes the features provided b

Page 42 - 3-12 Intel

Reliability, Availability, and Serviceability6-2 Intel® E8870 Scalable Node Controller (SNC) DatasheetTable 6-1. Intel® E8870 Chipset ErrorsERR# Type

Page 43

Intel® E8870 Scalable Node Controller (SNC) Datasheet 6-3Reliability, Availability, and ServiceabilityMemory (cont)M7 CorrCorrectable Memory ECC Error

Page 44 - 3-14 Intel

Reliability, Availability, and Serviceability6-4 Intel® E8870 Scalable Node Controller (SNC) DatasheetSP Protocol Layer (cont)P8 Corr Illegal SP Addre

Page 45

Intel® E8870 Scalable Node Controller (SNC) Datasheet 6-5Reliability, Availability, and Serviceability6.1.1 End-to-end Error CorrectionECC errors are

Page 46

Introduction1-4 Intel® E8870 Scalable Node Controller (SNC) Datasheet1.4 InterfacesFigure 1-3 illustrates the SNC and all of its interfaces, which con

Page 47

Reliability, Availability, and Serviceability6-6 Intel® E8870 Scalable Node Controller (SNC) Datasheet6.1.1.1 Exceptions•No checks will be done on FWH

Page 48 - 3-18 Intel

Intel® E8870 Scalable Node Controller (SNC) Datasheet 6-7Reliability, Availability, and ServiceabilityFor reliable signaling of errors in the system,

Page 49

Reliability, Availability, and Serviceability6-8 Intel® E8870 Scalable Node Controller (SNC) Datasheet• If MDFC is enabled, uncorrectable ECC errors o

Page 50

Intel® E8870 Scalable Node Controller (SNC) Datasheet 6-9Reliability, Availability, and ServiceabilityAn entry times-out if the counter wraps around (

Page 51 - Table 3-6. DDR IOP Decodes

Reliability, Availability, and Serviceability6-10 Intel® E8870 Scalable Node Controller (SNC) Datasheet6.2.2 Server Management (SM)SM provides “out-of

Page 52 - 3-22 Intel

Intel® E8870 Scalable Node Controller (SNC) Datasheet 6-11Reliability, Availability, and Serviceability6.2.5 SummaryTable 6-2 summarizes the different

Page 53 - 3.8.1 SYRE: System Reset

Reliability, Availability, and Serviceability6-12 Intel® E8870 Scalable Node Controller (SNC) Datasheet• Failed PCI slots. Failed PCI slots is isolate

Page 54 - 3-24 Intel

Intel® E8870 Scalable Node Controller (SNC) Datasheet 6-13Reliability, Availability, and Serviceability• The ability for system software to generate a

Page 55 - 44h (Continued)

Reliability, Availability, and Serviceability6-14 Intel® E8870 Scalable Node Controller (SNC) Datasheet BusNum // Bus number on which component res

Page 56 - 3.8.4 SPAD: Scratch Pad

Intel® E8870 Scalable Node Controller (SNC) Datasheet 6-15Reliability, Availability, and ServiceabilityFor E8870 chipset components, the DevNum shown

Page 57 - 3.8.6 BOFL: Boot Flag

Intel® E8870 Scalable Node Controller (SNC) Datasheet 1-5IntroductionA clock generator must be provided for each channel that is compliant with the Di

Page 58

Reliability, Availability, and Serviceability6-16 Intel® E8870 Scalable Node Controller (SNC) DatasheetThese errors do not compromise further chipset

Page 59

Intel® E8870 Scalable Node Controller (SNC) Datasheet 6-17Reliability, Availability, and Serviceability. Table 6-4. E8870 Chipset Errors, Transaction

Page 60

Reliability, Availability, and Serviceability6-18 Intel® E8870 Scalable Node Controller (SNC) DatasheetSP Link LayerS1 FatalLink Error; Failed SP LLR

Page 61

Intel® E8870 Scalable Node Controller (SNC) Datasheet 6-19Reliability, Availability, and ServiceabilityHub Interface (SIOH) H3 FatalIllegal Inbound Hu

Page 62

Reliability, Availability, and Serviceability6-20 Intel® E8870 Scalable Node Controller (SNC) Datasheet6.5.4 ESP Error LogsThis section provides the f

Page 63 - 3.9 Error Registers

Intel® E8870 Scalable Node Controller (SNC) Datasheet 6-21Reliability, Availability, and ServiceabilityFor SP link layer ECC errors, information is lo

Page 64

Reliability, Availability, and Serviceability6-22 Intel® E8870 Scalable Node Controller (SNC) Datasheet

Page 65

Intel® E8870 Scalable Node Controller (SNC) Datasheet 7-1Clocking 77.1 System ClockingIn systems employing the E8870 chipset, the phase of the clock r

Page 66

Clocking7-2 Intel® E8870 Scalable Node Controller (SNC) DatasheetFigure 7-1. Clock Distribution SchemeDMHDMHMemory ConnectorDMCGCPU Node Connector 1C

Page 67

Intel® E8870 Scalable Node Controller (SNC) Datasheet 7-3ClockingProcessor and chipset reference clock inputs are differential. Each chipset component

Page 68 - 3.9.4 ERRMASK: ERRST MASK

Introduction1-6 Intel® E8870 Scalable Node Controller (SNC) Datasheet1.4.6 SMBus Slave InterfaceThis port is controlled by an autonomous platform mana

Page 69 - Processor Bus

Clocking7-4 Intel® E8870 Scalable Node Controller (SNC) DatasheetEach Clock Generator requires two phase difference signals from each RAC within the S

Page 70

Intel® E8870 Scalable Node Controller (SNC) Datasheet 7-5Clocking7.8 JTAGThe external TCK is synchronized to the internal core clock for interfacing t

Page 71 - : 48h(31:0), 4Ch(63:32)

Clocking7-6 Intel® E8870 Scalable Node Controller (SNC) Datasheet

Page 72 - 3-42 Intel

Intel® E8870 Scalable Node Controller (SNC) Datasheet 8-1System Reset 88.1 Reset TypesThe Intel E8870 chipset supports several reset types. Table 8-1

Page 73 - : E0h(31:0), E4h(63:32)

System Reset8-2 Intel® E8870 Scalable Node Controller (SNC) Datasheet8.2 Reset SequencesAll E8870 chipset reset sequences with the sub-sequences are s

Page 74 - 3-44 Intel

Intel® E8870 Scalable Node Controller (SNC) Datasheet 8-3System Reset8.2.1 Power-up Reset SequenceThe following sections define the timing required of

Page 75

System Reset8-4 Intel® E8870 Scalable Node Controller (SNC) Datasheet Table 8-3. Power-up and Hard Reset Deassertion TimingsDescription Min Max Comme

Page 76 - 3.10.2 PTCTL: Timer Control

Intel® E8870 Scalable Node Controller (SNC) Datasheet 8-5System Reset8.2.1.1 PWRGOOD DeassertionWhile PWRGOOD is deasserted, the SNC asserts RESET# to

Page 77

System Reset8-6 Intel® E8870 Scalable Node Controller (SNC) Datasheetrising edge makes setup and hold at each component, the counters will all have th

Page 78 - 3-48 Intel

Intel® E8870 Scalable Node Controller (SNC) Datasheet 8-7System Reset8.2.2 Hard Reset8.2.2.1 Hard Reset Assertion Sequence•RESETI# assertions need onl

Page 79 - Response

Intel® E8870 Scalable Node Controller (SNC) Datasheet 1-7IntroductionImplicit Write-Back (IWB) IWB is used to describe the hit-modified-snoop response

Page 80

System Reset8-8 Intel® E8870 Scalable Node Controller (SNC) Datasheet8.2.2.2 Hard Reset Assertion that Does Not Preserve Memory nor ConfigurationAs th

Page 81

Intel® E8870 Scalable Node Controller (SNC) Datasheet 8-9System ResetCLK66 and CLK33 references are reset only on the First Reset deassertion. After a

Page 82 - Events LO

System Reset8-10 Intel® E8870 Scalable Node Controller (SNC) Datasheet• After Multi-cycle initialization is complete, If ((MC.MT indicated DDR before

Page 83 - Events HI

Intel® E8870 Scalable Node Controller (SNC) Datasheet 8-11System ResetDDR-SDRAM refresh is not synchronized to the memory maintenance cycle. The DDR r

Page 84 - Resource Events

System Reset8-12 Intel® E8870 Scalable Node Controller (SNC) Datasheet8.2.2.8 Itanium® 2 Processor BINIT# ResetA BINIT# assertion on the Itanium 2 pro

Page 85

Intel® E8870 Scalable Node Controller (SNC) Datasheet 8-13System Reset8.3.1 ICH4: PWROKThis pin causes the ICH4 to assert PCIRST#. It may be connected

Page 86

System Reset8-14 Intel® E8870 Scalable Node Controller (SNC) Datasheet8.3.5 SNC and SIOH and SPS: RESETI#This pin is the hard reset input to the SNC,

Page 87 - : E4h (SPPMC0), F4h (SPPMC1)

Intel® E8870 Scalable Node Controller (SNC) Datasheet 8-15System Reset8.3.6 SIOH: RESET66#This pin is asserted combinationally while RESETI# is assert

Page 88

System Reset8-16 Intel® E8870 Scalable Node Controller (SNC) Datasheet8.3.13 SNC: BNR#The SNC toggles BNR# to prevent requests from being initiated on

Page 89

Intel® E8870 Scalable Node Controller (SNC) Datasheet 9-1Electrical Specifications 99.1 Non-operational Maximum RatingThe absolute maximum non-operati

Page 90 - 3-60 Intel

Introduction1-8 Intel® E8870 Scalable Node Controller (SNC) Datasheet1.6 ReferencesThe reader of this specification should also be familiar with mater

Page 91

Electrical Specifications9-2 Intel® E8870 Scalable Node Controller (SNC) Datasheet9.3 SNC System Bus Signal Group9.3.1 OverviewIn this section, the sy

Page 92

Intel® E8870 Scalable Node Controller (SNC) Datasheet 9-3Electrical SpecificationsAGTL+ inputs use differential receivers which require a reference si

Page 93 - 3.10.18 HPDATA: Hot Page Data

Electrical Specifications9-4 Intel® E8870 Scalable Node Controller (SNC) Datasheet9.3.3 DC SpecificationsThe DC specifications for all the system bus

Page 94 - 3-64 Intel

Intel® E8870 Scalable Node Controller (SNC) Datasheet 9-5Electrical Specifications9.5 Main Channel Interface9.5.1 Main Channel Interface Reference Vol

Page 95

Electrical Specifications9-6 Intel® E8870 Scalable Node Controller (SNC) Datasheet9.5.2 DC Specifications9.5.3 AC SpecificationsFor complete RAMBUS da

Page 96

Intel® E8870 Scalable Node Controller (SNC) Datasheet 9-7Electrical Specifications9.6 LPC Signal GroupThe seven required and five supporting signals u

Page 97 - System Address Map 4

Electrical Specifications9-8 Intel® E8870 Scalable Node Controller (SNC) DatasheetFor specifications related to components or external tools that will

Page 98 - 4.1.1.4 C and D Segments

Intel® E8870 Scalable Node Controller (SNC) Datasheet 9-9Electrical Specifications9.7.2 AC SpecificationsFigure 9-1. TAP DC ThresholdsTable 9-16. SMBu

Page 99 - 4.1.2.1 Local Firmware Range

Electrical Specifications9-10 Intel® E8870 Scalable Node Controller (SNC) Datasheet9.7.3 AC Timing WaveformsThe following figures are used in conjunct

Page 100 - 4-4 Intel

Intel® E8870 Scalable Node Controller (SNC) Datasheet 9-11Electrical Specifications9.8 Miscellaneous Signal PinsAll buffer types that do not belong to

Page 101

Intel® E8870 Scalable Node Controller (SNC) Datasheet 2-1Signal Description 22.1 ConventionsThe terms assertion and deassertion are used extensively w

Page 102 - Local Firmware Disabled

Electrical Specifications9-12 Intel® E8870 Scalable Node Controller (SNC) Datasheet9.8.2 DC CharacteristicsTable 9-20. CMOS 1.3V DC Parametersa,ba. Al

Page 103

Intel® E8870 Scalable Node Controller (SNC) Datasheet 9-13Electrical Specifications9.8.3 AC SpecificationTable 9-23. CMOS 1.8V Output DC Parametersaa

Page 104 - 4.1.5 Main Memory Region

Electrical Specifications9-14 Intel® E8870 Scalable Node Controller (SNC) Datasheet Table 9-27. CMOS 1.5V AC Parametersa,ba. Supply voltage at 1.5V

Page 105 - 4.1.5.3.4 Limitations

Intel® E8870 Scalable Node Controller (SNC) Datasheet 9-15Electrical Specifications9.9 Clock Signal Groups9.9.1 AC SpecificationSRf Output Slew Rate F

Page 106 - 4-10 Intel

Electrical Specifications9-16 Intel® E8870 Scalable Node Controller (SNC) DatasheetFigure 9-4. Generic Differential Clock Waveform00061580%TriseTriseR

Page 107

Intel® E8870 Scalable Node Controller (SNC) Datasheet 10-1Ballout and Package Information 1010.1 1357-ball OLGA2b Package InformationThe 1357-ball OLG

Page 108 - 4.2.1.1 SNC Registers

Ballout and Package Information10-2 Intel® E8870 Scalable Node Controller (SNC) DatasheetFigure 10-2. 1357-ball OLGA2b Package Dimensions – Bottom Vie

Page 109 - 4.2.1.3 SIOH Registers

Intel® E8870 Scalable Node Controller (SNC) Datasheet 10-3Ballout and Package Information10.2 Ball-out Specifications10.2.1 Ball-out ListsTable 10-1 l

Page 110 - 4-14 Intel

Ballout and Package Information10-4 Intel® E8870 Scalable Node Controller (SNC) DatasheetTable 10-1. SNC Ball ListBall Number Signal Ball Number Signa

Page 111

Intel® E8870 Scalable Node Controller (SNC) Datasheet 10-5Ballout and Package InformationC9 A[13]# D11 A[3]#C10 VSS D12 VSSC11 A[10]# D13 VSSC12 VTTMK

Page 112 - Table 4-7. Intel

ii Intel® E8870 Scalable Node Controller (SNC) Datasheet INFORMATION IN THIS DOCUMENT IS PROVIDED IN CONNECTION WITH INTEL® PRODUCTS. EXCEPT AS PROV

Page 113

Signal Description2-2 Intel® E8870 Scalable Node Controller (SNC) DatasheetSome signals or groups of signals have multiple versions. These signal grou

Page 114 - 4.3 I/O Address Map

Ballout and Package Information10-6 Intel® E8870 Scalable Node Controller (SNC) DatasheetE13 VTTMK F15 D[63]#E14 VTTMK F16 VSSE15 D[31]# F17 D[58]#E16

Page 115 - 4.3.2.1 Outbound I/Os

Intel® E8870 Scalable Node Controller (SNC) Datasheet 10-7Ballout and Package InformationG17 STBN[3]# H19 D[52]#G18 VSS H20 VTTMKG19 D[56]# H21 DEP[5]

Page 116 - 4.4 Configuration Space

Ballout and Package Information10-8 Intel® E8870 Scalable Node Controller (SNC) DatasheetJ21 D[47]# K23 D[71]#J22 VSS K24 VSSJ23 D[43]# K25 D[67]#J24

Page 117 - 4.5 Illegal Addresses

Intel® E8870 Scalable Node Controller (SNC) Datasheet 10-9Ballout and Package InformationL25 STBP[4]# M27 D[73]#L26 VTTMK M28 VTTMKL27 N/C M29 VSSL28

Page 118

Ballout and Package Information10-10 Intel® E8870 Scalable Node Controller (SNC) DatasheetN29 SP0BD[9] P31 VSSN30 VSS P32 SP0BSTBP[1]N31 SP0BLLC P33 V

Page 119 - Memory Subsystem 5

Intel® E8870 Scalable Node Controller (SNC) Datasheet 10-11Ballout and Package InformationR33 SP0SYNC T35 VCCSPR34 VSS T36 SP0BD[3]R35 SP0BD[2] T37 VS

Page 120 - 5.1.2 Reads

Ballout and Package Information10-12 Intel® E8870 Scalable Node Controller (SNC) DatasheetU37 SP0BVREFH[1] W2 R0DQA[2]V1 R0DQA[5] W3 VSSV2 VCCRIO W4 R

Page 121 - 5.1.3 Writes

Intel® E8870 Scalable Node Controller (SNC) Datasheet 10-13Ballout and Package InformationY4 VSS AA6 R1DQA[0]Y5 R1DQA[1] AA7 VSSY6 VSS AA8 VCCRIOY7 R1

Page 122 - 5.2 Error Correction

Ballout and Package Information10-14 Intel® E8870 Scalable Node Controller (SNC) DatasheetAB8 VSS AC10 NODEID[0]AB9 TDO AC11 INT_OUT#AB10 NODEID[1] AC

Page 123 - 5.2.3 Software Scrubs

Intel® E8870 Scalable Node Controller (SNC) Datasheet 10-15Ballout and Package InformationAD12 EV[1]# AE14 VCCAD13 RACODTEN[0] AE15 VSSAD14 VSS AE16 V

Page 124 - Memory Subsystem

Intel® E8870 Scalable Node Controller (SNC) Datasheet 2-3Signal DescriptionMain Channels 0, 1, 2, 3 (continued)R{0/1/2/3}EXCC ORSL800 MHzColumn Expans

Page 125

Ballout and Package Information10-16 Intel® E8870 Scalable Node Controller (SNC) DatasheetAF16 N/C AG18 VSSAF17 VSS AG19 LAD[3]AF18 N/C AG20 VCC3.3LPC

Page 126 - 5.2.6 Memory Test

Intel® E8870 Scalable Node Controller (SNC) Datasheet 10-17Ballout and Package InformationAH20 LFRAME# AJ22 LCLKAH21 LPCCLKOUT1 AJ23 N/CAH22 VSS AJ24

Page 127 - 5.3 DDR Organization

Ballout and Package Information10-18 Intel® E8870 Scalable Node Controller (SNC) DatasheetAK24 R3DQB[4] AL26 VSSAK25 VSS AL27 R3CMDAK26 R3DQB[8] AL28

Page 128 - 5.3.2 DDR Features Supported

Intel® E8870 Scalable Node Controller (SNC) Datasheet 10-19Ballout and Package InformationAM28 R3SCK AN30 VSSAM29 VSS AN31 SP1BRSVDAM30 SP1BSTBN[1] AN

Page 129

Ballout and Package Information10-20 Intel® E8870 Scalable Node Controller (SNC) DatasheetAP32 SP1BD[11] AR34 VSSAP33 VCCSP AR35 SP1BD[4]AP34 SP1BVREF

Page 130 - 5-12 Intel

Intel® E8870 Scalable Node Controller (SNC) Datasheet 10-21Ballout and Package InformationAU3 VSSAU4 VSSAU5 R0SYNCLKNAU6 VSSAU7 R1SYNCLKNAU8 VSSAU9 VS

Page 131

Ballout and Package Information10-22 Intel® E8870 Scalable Node Controller (SNC) DatasheetTable 10-2. SNC Signal-Ball NumberSignal Ball Number Signal

Page 132 - 5.3.3 Power Management

Intel® E8870 Scalable Node Controller (SNC) Datasheet 10-23Ballout and Package InformationDEP[10]# N14 D[120]# U16DEP[11]# M14 D[121]# V15DEP[12]# R21

Page 133

Ballout and Package Information10-24 Intel® E8870 Scalable Node Controller (SNC) DatasheetD[41]# G23 D[77]# N22D[42]# E22 D[78]# L21D[43]# J23 D[79]#

Page 134

Intel® E8870 Scalable Node Controller (SNC) Datasheet 10-25Ballout and Package InformationN/C AJ28 N/C L33N/C AH28 N/C AJ33HITM# H7 N/C K32HIT# G7 N/C

Page 135 - Serviceability 6

Signal Description2-4 Intel® E8870 Scalable Node Controller (SNC) DatasheetScalability Port 0, 1 (continued)SP{0/1}ASTBN[1:0]I/OSBD400 MHzN StrobesNeg

Page 136 - E8870 Chipset Errors

Ballout and Package Information10-26 Intel® E8870 Scalable Node Controller (SNC) DatasheetR0DQA[5] V1 R1DQA[5] V5R0DQA[6] V3 R1DQA[6] V7R0DQA[7] U2 R1

Page 137

Intel® E8870 Scalable Node Controller (SNC) Datasheet 10-27Ballout and Package InformationR2DQA[5] AU11 R3DQA[5] AN11R2DQA[6] AR11 R3DQA[6] AL11R2DQA[

Page 138

Ballout and Package Information10-28 Intel® E8870 Scalable Node Controller (SNC) DatasheetREQ[5]# J5 SP0ASTBP[0] G33RESETI# AJ25 SP0ASTBP[1] G29RESET#

Page 139 - • Configuration Registers:

Intel® E8870 Scalable Node Controller (SNC) Datasheet 10-29Ballout and Package InformationSP0BVREFH[2] M30 SP1AVREFH[0] AG37SP0BVREFH[3] U31 SP1AVREFH

Page 140 - 6.1.3 Error Reporting

Ballout and Package Information10-30 Intel® E8870 Scalable Node Controller (SNC) DatasheetSP1BVREFL[0] AK36 STBP[6]# T25SP1BVREFL[1] AP34 STBP[7]# U18

Page 141 - 6.1.4 Interface Details

Intel® E8870 Scalable Node Controller (SNC) Datasheet 10-31Ballout and Package InformationVCC AE14 VCCRAaAD6VCC AE16 VCCRAa AL16VCC AE18 VCCRAa AM17VC

Page 142 - 6.1.5 Time-Out

Ballout and Package Information10-32 Intel® E8870 Scalable Node Controller (SNC) DatasheetVCCSP AM31 VSS AA3VCCSP AM35 VSS AA5VCCSP AP29 VSS AA7VCCSP

Page 143 - Responsibilities

Intel® E8870 Scalable Node Controller (SNC) Datasheet 10-33Ballout and Package InformationVSS AD4 VSS AG5VSS AD8 VSS AG7VSS AD10 VSS AG10VSS AD14 VSS

Page 144 - 6.2.4 Device Driver

Ballout and Package Information10-34 Intel® E8870 Scalable Node Controller (SNC) DatasheetVSS AK25 VSS AN12VSS AK27 VSS AN14VSS AK31 VSS AN16VSS AK35

Page 145 - 6.3 Availability

Intel® E8870 Scalable Node Controller (SNC) Datasheet 10-35Ballout and Package InformationVSS AR32 VSS B5VSS AR34 VSS B11VSS AR36 VSS B13VSS AR37 VSS

Page 146 - 6.4 Hot-Plug

Intel® E8870 Scalable Node Controller (SNC) Datasheet 2-5Signal DescriptionScalability Port 0, 1 (continued)SP{0/1}GPIO[1:0]I/OCMOS1.5 ODN/AScalabilit

Page 147 - 6.5 Chipset Error Record

Ballout and Package Information10-36 Intel® E8870 Scalable Node Controller (SNC) DatasheetVSS E20 VSS H33VSS E26 VSS H37VSS E28 VSS J1VSS E30 VSS J2VS

Page 148 - 6-14 Intel

Intel® E8870 Scalable Node Controller (SNC) Datasheet 10-37Ballout and Package InformationVSS M19 VSS R30VSS M25 VSS R32VSS M29 VSS R34VSS M33 VSS R36

Page 149 - • Continuable Trailing (CT)

Ballout and Package Information10-38 Intel® E8870 Scalable Node Controller (SNC) DatasheetVSS W15 VTTMK N27VSS W17 VTTMK D2VSS W19 VTTMK D9VSS W21 VTT

Page 150 - 6-16 Intel

Intel® E8870 Scalable Node Controller (SNC) Datasheet 11-1Testability 11The SNC implements the Test Access Port (TAP) logic for testability purpose. T

Page 151

Testability11-2 Intel® E8870 Scalable Node Controller (SNC) DatasheetA simplified block diagram of the TAP used in the this chipset components is show

Page 152 - 6-18 Intel

Intel® E8870 Scalable Node Controller (SNC) Datasheet 11-3Testability• Capture-IR: In this state, the shift register contained in the Instruction Regi

Page 153

Testability11-4 Intel® E8870 Scalable Node Controller (SNC) Datasheet• Select-DR-Scan: This is a temporary controller state and all test data register

Page 154 - 6.5.4 ESP Error Logs

Intel® E8870 Scalable Node Controller (SNC) Datasheet 11-5Testability11.3 Private TAP Instructions Table 11-3 contains descriptions of the encoding an

Page 155

Testability11-6 Intel® E8870 Scalable Node Controller (SNC) DatasheetTDI and TDO. The bypass register is selected when no test operation is being perf

Page 156 - 6-22 Intel

Intel® E8870 Scalable Node Controller (SNC) Datasheet 11-7Testability7:4 RW 0hStatus: [7]: Error bit set when a config request returns a Hard Fail con

Page 157 - Clocking 7

Signal Description2-6 Intel® E8870 Scalable Node Controller (SNC) DatasheetPerformance, Debug, and Error Signals (continued)BUSID[2:0] /DBG[7:5]#I/OCM

Page 158 - Clocking

Testability11-8 Intel® E8870 Scalable Node Controller (SNC) Datasheet

Page 159

Intel® E8870 Scalable Node Controller (SNC) Datasheet 2-7Signal DescriptionClockingBUSCLKIDifferential200 MHzBus ClockThis is one of the two different

Page 160 - 7-4 Intel

Signal Description2-8 Intel® E8870 Scalable Node Controller (SNC) DatasheetReset (continued)MEMRST0#OCMOS1.8N/AMemory Subsystem ResetThis signal is as

Page 161 - 7.11 Analog Power Supply Pins

Intel® E8870 Scalable Node Controller (SNC) Datasheet 2-9Signal DescriptionItanium® 2 Processor BusA[43:3]#I/OAGTL+200 MHzAddress SignalsProcessor Add

Page 162

Signal Description2-10 Intel® E8870 Scalable Node Controller (SNC) DatasheetItanium® 2 Processor Bus (continued)DEP[15:0]#I/OAGTL+400 MHzData Bus ECCE

Page 163 - System Reset 8

Intel® E8870 Scalable Node Controller (SNC) Datasheet 2-11Signal DescriptionItanium® 2 Processor Bus (continued)STBN[7:0]#I/OAGTL+200 MHzData StrobesU

Page 164 - 8.2 Reset Sequences

Intel® E8870 Scalable Node Controller (SNC) DatasheetiiiContents1 Introduction...

Page 165 - 8.2.1 Power-up Reset Sequence

Signal Description2-12 Intel® E8870 Scalable Node Controller (SNC) Datasheet

Page 166 - System Reset

Intel® E8870 Scalable Node Controller (SNC) Datasheet 3-1Configuration Registers 33.1 Access MechanismsThe SNC configuration registers can be accessed

Page 167 - 8.2.1.1 PWRGOOD Deassertion

Configuration Registers3-2 Intel® E8870 Scalable Node Controller (SNC) Datasheet3.2.1 SPADA: Scratch Pad AliasThis is a memory mapped alias of the reg

Page 168 - 8-6 Intel

Intel® E8870 Scalable Node Controller (SNC) Datasheet 3-3Configuration Registers3.2.6 CBCA3: Chip Boot Configuration AliasThis register may be read or

Page 169 - 8.2.2 Hard Reset

Configuration Registers3-4 Intel® E8870 Scalable Node Controller (SNC) Datasheet3.3.2 CFGDAT: Configuration Data RegisterCFGDAT provides data for the

Page 170 - 8-8 Intel

Intel® E8870 Scalable Node Controller (SNC) Datasheet 3-5Configuration Registers3.5.2 DID: Device Identification RegisterThis register combined with t

Page 171 - 50 System Clocks

Configuration Registers3-6 Intel® E8870 Scalable Node Controller (SNC) Datasheet3.5.4 RID: Revision Identification RegisterThis register contains the

Page 172 - 8-10 Intel

Intel® E8870 Scalable Node Controller (SNC) Datasheet 3-7Configuration Registers3.5.7 SID: Subsystem IdentityThis register identifies the system. 3.6

Page 173 - 8.2.2.7 Local Resets

Configuration Registers3-8 Intel® E8870 Scalable Node Controller (SNC) Datasheet3.6.2 ASE: Address Space Enable RegisterThis register defines the Vide

Page 174 - 8.3 Reset Signals

Intel® E8870 Scalable Node Controller (SNC) Datasheet 3-9Configuration RegistersProcessor requests to this space are directed to a particular SP port

Page 175 - 8.3.4 ICH4: PCIRST#

iv Intel® E8870 Scalable Node Controller (SNC) Datasheet3.6.8 SMRAM: SMM RAM Control Register...3-113.6

Page 176

Configuration Registers3-10 Intel® E8870 Scalable Node Controller (SNC) Datasheet3.6.5 AGP1: Advanced Graphics Port Sub-Range 1 RegisterIn general, tr

Page 177

Intel® E8870 Scalable Node Controller (SNC) Datasheet 3-11Configuration Registers3.6.7 IORD: I/O Redirection RegisterThis register is used to redirect

Page 178 - 8-16 Intel

Configuration Registers3-12 Intel® E8870 Scalable Node Controller (SNC) Datasheet3.6.9 MIR[9:0]: Memory Interleave Range RegistersThese registers defi

Page 179 - Electrical Specifications 9

Intel® E8870 Scalable Node Controller (SNC) Datasheet 3-13Configuration Registers3.7 Memory Controller Registers3.7.1 MC: Memory Control Settings3:0 R

Page 180 - 9.3.1 Overview

Configuration Registers3-14 Intel® E8870 Scalable Node Controller (SNC) Datasheet3.7.2 MIT[9:0]: Memory Interleave Technology RegistersThese registers

Page 181 - 9.3.2 Signal Group

Intel® E8870 Scalable Node Controller (SNC) Datasheet 3-15Configuration Registers13:11 RW 0RAFIXThis field defines which portion of the DIMM is mapped

Page 182 - 9.3.3 DC Specifications

Configuration Registers3-16 Intel® E8870 Scalable Node Controller (SNC) DatasheetA MIT may not describe more than one DIMM. Multiple MITs can apply to

Page 183 - 9.5 Main Channel Interface

Intel® E8870 Scalable Node Controller (SNC) Datasheet 3-17Configuration Registers17:16 RW 1hTWR: Write to Read DelayThe minimum delay from the Write c

Page 184 - 9.5.3 AC Specifications

Configuration Registers3-18 Intel® E8870 Scalable Node Controller (SNC) DatasheetTable 3-5 defines the legal combinations for TRW, TWR as a function o

Page 185 - 9.6 LPC Signal Group

Intel® E8870 Scalable Node Controller (SNC) Datasheet 3-19Configuration RegistersA value of 0 indicates that refreshes should not be generated. For mo

Page 186 - 9.7.1 DC Specifications

Intel® E8870 Scalable Node Controller (SNC) Datasheetv3.10.11 FSBPMEU[1:0]: Processor Bus Perform Monitor Utilization Events...

Page 187 - 9.7.2 AC Specifications

Configuration Registers3-20 Intel® E8870 Scalable Node Controller (SNC) Datasheet28:26 RV 0 Reserved25 RW 0IIO: Initiate Initialization Operation When

Page 188 - 9.7.3 AC Timing Waveforms

Intel® E8870 Scalable Node Controller (SNC) Datasheet 3-21Configuration Registers3.7.7 MTS: Memory Test and Scrub RegisterThis register is used to con

Page 189 - 9.8.1 Signal Groups

Configuration Registers3-22 Intel® E8870 Scalable Node Controller (SNC) Datasheet3.7.8 XTPR[7:0]: External Task Priority RegisterThese registers defin

Page 190 - 9.8.2 DC Characteristics

Intel® E8870 Scalable Node Controller (SNC) Datasheet 3-23Configuration Registers3.8 Reset, Boot and Control Registers3.8.1 SYRE: System ResetThis reg

Page 191 - 9.8.3 AC Specification

Configuration Registers3-24 Intel® E8870 Scalable Node Controller (SNC) DatasheetThis register is sticky through reset; that is, the contents of the r

Page 192 - Electrical Specifications

Intel® E8870 Scalable Node Controller (SNC) Datasheet 3-25Configuration Registers3.8.3 CVCR: Configuration Values Captured on ResetThis register holds

Page 193 - 9.9 Clock Signal Groups

Configuration Registers3-26 Intel® E8870 Scalable Node Controller (SNC) Datasheet3.8.4 SPAD: Scratch PadThis register provides 32 bits of storage for

Page 194 - 9-16 Intel

Intel® E8870 Scalable Node Controller (SNC) Datasheet 3-27Configuration Registers3.8.6 BOFL: Boot FlagThis register is used to select boot strap CPU.

Page 195

Configuration Registers3-28 Intel® E8870 Scalable Node Controller (SNC) Datasheet3.8.8 SPC: Scalability Port Control RegisterThis register controls th

Page 196 - 10-2 Intel

Intel® E8870 Scalable Node Controller (SNC) Datasheet 3-29Configuration Registers3.8.9 FSBC: Processor Bus Control Register3.8.10 FWHSEL: FWH Device S

Page 197 - 10.2 Ball-out Specifications

vi Intel® E8870 Scalable Node Controller (SNC) Datasheet6 Reliability, Availability, and Serviceability...

Page 198 - Table 10-1. SNC Ball List

Configuration Registers3-30 Intel® E8870 Scalable Node Controller (SNC) Datasheet3.8.11 SNCINCO: SNC Interface ControlThis register controls all the p

Page 199

Intel® E8870 Scalable Node Controller (SNC) Datasheet 3-31Configuration Registers3.8.12 SP0INCO, SP1INCO: SP Interface ControlThese registers are comm

Page 200 - 10-6 Intel

Configuration Registers3-32 Intel® E8870 Scalable Node Controller (SNC) Datasheet18:16 RWS 101Response CreditsCredits supported by this SP port on the

Page 201

Intel® E8870 Scalable Node Controller (SNC) Datasheet 3-33Configuration Registers3.9 Error Registers3.9.1 ERRCOM: Error CommandThis register enables e

Page 202 - 10-8 Intel

Configuration Registers3-34 Intel® E8870 Scalable Node Controller (SNC) DatasheetDevice: NodeIDFunction: 2Offset: 80h(31:0), 84h(63:32), 88h(96:64)Bit

Page 203

Intel® E8870 Scalable Node Controller (SNC) Datasheet 3-35Configuration RegistersProcessor Bus Errors (Continued)85 RCS 0 UncF8:BERR# Observed Set whe

Page 204 - 10-10 Intel

Configuration Registers3-36 Intel® E8870 Scalable Node Controller (SNC) DatasheetMemory Errors (Continued)37 RCS 0 UncM3: Uncorrectable Memory ECC Err

Page 205

Intel® E8870 Scalable Node Controller (SNC) Datasheet 3-37Configuration RegistersScalability Port Physical Layer Errors (Continued)19 RCS 0 UncS2: SP

Page 206 - 10-12 Intel

Configuration Registers3-38 Intel® E8870 Scalable Node Controller (SNC) Datasheet3.9.3 SERRST: Second Error StatusThis register is used to report subs

Page 207

Intel® E8870 Scalable Node Controller (SNC) Datasheet 3-39Configuration Registers3.9.5 RECFSB: Recoverable Error Control Information of Processor BusT

Page 208 - 10-14 Intel

Intel® E8870 Scalable Node Controller (SNC) Datasheetvii8.3.7 P64H2: RSTIN#...

Page 209

Configuration Registers3-40 Intel® E8870 Scalable Node Controller (SNC) Datasheet3.9.6 NRECFSB: Non-recoverable Error Control Information of Processor

Page 210 - 10-16 Intel

Intel® E8870 Scalable Node Controller (SNC) Datasheet 3-41Configuration Registers3.9.7 RECSPP: Recoverable Error Control Information of SPP This regis

Page 211

Configuration Registers3-42 Intel® E8870 Scalable Node Controller (SNC) Datasheet3.9.10 REDSPL[1:0]: SP Non-fatal Error Data LogThis register latches

Page 212 - 10-18 Intel

Intel® E8870 Scalable Node Controller (SNC) Datasheet 3-43Configuration Registers3.9.12 RECMEM: Recoverable Error Control Information of MemoryThis re

Page 213

Configuration Registers3-44 Intel® E8870 Scalable Node Controller (SNC) Datasheet3.10 Performance Monitoring Registers3.10.1 PERFCON: Performance Moni

Page 214 - 10-20 Intel

Intel® E8870 Scalable Node Controller (SNC) Datasheet 3-45Configuration RegistersDevice: NodeIDFunction: 3Offset: 50h Bit Attr Default Description15:1

Page 215

Configuration Registers3-46 Intel® E8870 Scalable Node Controller (SNC) Datasheet3.10.2 PTCTL: Timer ControlThe countdown timer can be used to control

Page 216 - 10-22 Intel

Intel® E8870 Scalable Node Controller (SNC) Datasheet 3-47Configuration Registers10:8 RW 0Timer PrescaleThis field determines the rate at which the ti

Page 217

Configuration Registers3-48 Intel® E8870 Scalable Node Controller (SNC) Datasheet3.10.3 PMINIT: Timer Initial Value RegisterThe contents of this regis

Page 218 - 10-24 Intel

Intel® E8870 Scalable Node Controller (SNC) Datasheet 3-49Configuration RegistersNote: For these first two methods, bit 31 of the PMC should typically

Page 219

viii Intel® E8870 Scalable Node Controller (SNC) DatasheetFigures1-1 Typical Itanium® 2-Based Server Configuration...

Page 220 - 10-26 Intel

Configuration Registers3-50 Intel® E8870 Scalable Node Controller (SNC) Datasheet23:22 RW 0Compare ModeThis field defines how the PMC (compare) regist

Page 221

Intel® E8870 Scalable Node Controller (SNC) Datasheet 3-51Configuration Registers15:14 RW 0Count Mode00 - Count event selected by Count Event Select f

Page 222 - 10-28 Intel

Configuration Registers3-52 Intel® E8870 Scalable Node Controller (SNC) Datasheet3.10.8 FSBPMEL[1:0]: Processor Bus Performance Monitor Events LOThis

Page 223

Intel® E8870 Scalable Node Controller (SNC) Datasheet 3-53Configuration Registers3.10.9 FSBPMEH[1:0]: Processor Bus Performance Monitor Events HIThis

Page 224 - 10-30 Intel

Configuration Registers3-54 Intel® E8870 Scalable Node Controller (SNC) Datasheet3.10.10 FSBPMER[1:0]: Processor Bus Performance Monitor Resource Even

Page 225

Intel® E8870 Scalable Node Controller (SNC) Datasheet 3-55Configuration Registers3.10.11 FSBPMEU[1:0]: Processor Bus Perform Monitor Utilization Event

Page 226 - 10-32 Intel

Configuration Registers3-56 Intel® E8870 Scalable Node Controller (SNC) Datasheet19:13 RW 0Threshold ComparisonValue compared against number of entrie

Page 227

Intel® E8870 Scalable Node Controller (SNC) Datasheet 3-57Configuration Registers3.10.12 SPPMD[1:0]: SP Performance Monitor Data This is the performan

Page 228 - 10-34 Intel

Configuration Registers3-58 Intel® E8870 Scalable Node Controller (SNC) Datasheet3.10.14 SPPMR[1:0]: SP Performance Monitor Response The PMR register

Page 229

Intel® E8870 Scalable Node Controller (SNC) Datasheet 3-59Configuration Registers18:16 RW 0Count Event SelectThis field determines the counter enable

Page 230 - 10-36 Intel

Intel® E8870 Scalable Node Controller (SNC) DatasheetixTables1-1 Chipset Component Markings...

Page 231

Configuration Registers3-60 Intel® E8870 Scalable Node Controller (SNC) Datasheet3.10.15 SPPME[1:0]: SP Performance Monitor Events The SP performance

Page 232 - 10-38 Intel

Intel® E8870 Scalable Node Controller (SNC) Datasheet 3-61Configuration Registers3.10.16 HPPMR: Hot Page Control and ResponseThe PMR register controls

Page 233 - Testability 11

Configuration Registers3-62 Intel® E8870 Scalable Node Controller (SNC) Datasheet17:15 RW 0ResolutionDetermines the address range for each counter000

Page 234

Intel® E8870 Scalable Node Controller (SNC) Datasheet 3-63Configuration Registers3.10.17 HPADDR: Hot Page IndexThis register is used in conjunction wi

Page 235

Configuration Registers3-64 Intel® E8870 Scalable Node Controller (SNC) Datasheet3.10.20 HPBASE: Hot Page Range BaseThis register contains the base ad

Page 236 - 11.2 Public TAP Instructions

Intel® E8870 Scalable Node Controller (SNC) Datasheet 3-65Configuration Registers3.10.22 HPRCTR: Hot Page Range CounterThis register contains the valu

Page 237 - 11.4 TAP registers

Configuration Registers3-66 Intel® E8870 Scalable Node Controller (SNC) Datasheet

Page 238 - 11-6 Intel

Intel® E8870 Scalable Node Controller (SNC) Datasheet 4-1System Address Map 44.1 Memory MapThe Itanium 2 processor provides address bits for a 50-bit

Page 239 - Testability

System Address Map4-2 Intel® E8870 Scalable Node Controller (SNC) Datasheet4.1.1 Compatibility RegionThis is the range from 0 to 1 MB (0_0000h to F_FF

Page 240

Intel® E8870 Scalable Node Controller (SNC) Datasheet 4-3System Address MapThe default for these segments at power-on is that they are mapped read/wri

Commentaires sur ces manuels

Pas de commentaire