Masterclock TCDS Series Spécifications

Naviguer en ligne ou télécharger Spécifications pour Horloges murales Masterclock TCDS Series. Masterclock TCDS Series Specifications Manuel d'utilisatio

  • Télécharger
  • Ajouter à mon manuel
  • Imprimer
  • Page
    / 24
  • Table des matières
  • MARQUE LIVRES
  • Noté. / 5. Basé sur avis des utilisateurs
Vue de la page 0
4 ADC with PLL,
192 kHz, 24-Bit ADC
Data Sheet
AD1974
Rev. D Document Feedback
Information furnished by Analog Devices is believed to be accurate and reliable. However, no
responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other
rights of third parties that may result from its use. Specifications subject to change without notice. No
license is granted by implication or otherwise under any patent or patent rights of Analog Devices.
Trademarks and registered trademarks are the property of their respective owners.
One Technology Way, P.O. Box 9106, Norwood, MA 02062-9106, U.S.A.
Tel: 781.329.4700 ©20072013 Analog Devices, Inc. All rights reserved.
Technical Support www.analog.com
FEATURES
Phase-locked loop generated or direct master clock
Low EMI design
107 dB dynamic range and SNR
−94 dB THD + N
Single 3.3 V supply
Tolerance for 5 V logic inputs
Supports 24 bits and 8 kHz to 192 kHz sample rates
Differential ADC input
SPI®-controllable for flexibility
Software-controllable clickless mute
Software power-down
Right justified, left justified, I
2
S, and TDM modes
Master and slave modes up to 16-channel input/output
Available in a 48-lead LQFP
Qualified for automotive applications
APPLICATIONS
Automotive audio systems
Home Theater Systems
Set-top boxes
Digital audio effects processors
GENERAL DESCRIPTION
The AD1974 is a high performance, single-chip ADC that pro-
vides four analog-to-digital converters (ADCs) with differential
inputs using the Analog Devices, Inc. patented multibit sigma-
delta (Σ-Δ) architecture. An SPI port is included, allowing a
microcontroller to enable mutes and adjust many other
parameters. The AD1974 operates from 3.3 V digital and analog
supplies. The AD1974 is available in a single-ended output
48-lead L Q F P.
The AD1974 is designed for low EMI. This consideration is
apparent in both the system and circuit design architectures.
By using the on-board phase-locked loop (PLL) to derive the
master clock from the LR clock or from an external crystal,
the AD1974 eliminates the need for a separate high frequency
master clock and can also be used with a suppressed bit clock.
The ADCs are designed using the latest continuous time archi-
tectures from Analog Devices to further minimize EMI. By
using 3.3 V supplies, power consumption is minimized, further
reducing emissions.
FUNCTIONAL BLOCK DIAGRAM
QUAD
DEC
FILTER
48kHz/
96kHz/192kHz
SERIAL DATA PORT
DIGITAL AUDIO
INPUT/OUTPUT
PRECISION
VOLTAGE
REFERENCE
12.48MHz
TIMING MANAGEMENT
AND CONTROL
(CLOCK AND PLL)
CONTROL PORT
SPI
CONTROL DATA
INPUT/OUTPUT
AD1974
ADC
ADC
ADC
ADC
ANALOG
AUDIO
INPUTS
SDATA
OUT
CLOCKS
06614-001
Figure 1.
Vue de la page 0
1 2 3 4 5 6 ... 23 24

Résumé du contenu

Page 1 - 192 kHz, 24-Bit ADC

4 ADC with PLL, 192 kHz, 24-Bit ADC Data Sheet AD1974 Rev. D Document Feedback Information furnished by Analog Devices is believed to be accurate

Page 2 - TABLE OF CONTENTS

AD1974 Data Sheet Rev. D | Page 10 of 24 TYPICAL PERFORMANCE CHARACTERISTICS 0.100.080.060.040.020–0.10–0.08–0.06–0.04–0.020 1800016000140001200010

Page 3 - SPECIFICATIONS

Data Sheet AD1974 Rev. D | Page 11 of 24 THEORY OF OPERATIONANALOG-TO-DIGITAL CONVERTERS (ADCS) There are four ADC channels in the AD1974 configured

Page 4

AD1974 Data Sheet Rev. D | Page 12 of 24 Table 11. Standalone Mode Selection ADC Clocks CIN COUT CCLK CLATCH Slave 0 0 0 0 Master 0 1 0 0 D0

Page 5

Data Sheet AD1974 Rev. D | Page 13 of 24 TDM MODES The AD1974 serial ports also have several different TDM serial data modes. The first and most comm

Page 6

AD1974 Data Sheet Rev. D | Page 14 of 24 LEFT RIGHTMSB MSBMSB MSBMSBADCL1 ADCR1 ADCL2 ADCR2 AUXL1 AUXR1 AUXL2 AUXR2 UNUSED UNUSED UNUSED UNUSEDUNUSED

Page 7 - ABSOLUTE MAXIMUM RATINGS

Data Sheet AD1974 Rev. D | Page 15 of 24 ALRCLKABCLKFOUR ADC CHANNELS OFTHE SECOND IC IN THE CHAINFOUR ADC CHANNELS OFTHE FIRST IC IN THE CHAINADCL1

Page 8 - 06614-020

AD1974 Data Sheet Rev. D | Page 16 of 24 06614-014AUXBCLKAUXRCLKAUXDATALEFT JUSTIFIEDMODEAUXDATARIGHT JUSTIFIEDMODEAUXDATAI2S JUSTIFIEDMODEtXDHtXDHtX

Page 9

Data Sheet AD1974 Rev. D | Page 17 of 24 AUXADC 1LRCLKBCLKDATAMCLKAUXADC 2LRCLKBCLKDATAMCLK30MHz12.288MHzSHARC IS RUNNINGIN SLAVE MODE(INTERRUPT-DRIV

Page 10 - AD1974 Data Sheet

AD1974 Data Sheet Rev. D | Page 18 of 24 CONTROL REGISTERS The global address for the AD1974 is 0x04, shifted left one bit due to the R/W bit. All

Page 11 - THEORY OF OPERATION

Data Sheet AD1974 Rev. D | Page 19 of 24 Table 17. PLL and Clock Control 1 Bit Value Function Description 0 0 PLL clock AUXPORT clock source

Page 12

AD1974 Data Sheet Rev. D | Page 2 of 24 TABLE OF CONTENTS Features ...

Page 13

AD1974 Data Sheet Rev. D | Page 20 of 24 Table 20. AUXPORT Control 2 Bit Value Function Description 0 0 Reserved 1 Reserved 2:1 00 Reserv

Page 14

Data Sheet AD1974 Rev. D | Page 21 of 24 Bit Value Function Description 6:5 00 Stereo Serial format 01 TDM (daisy chain) 10 ADC AUX mode (TD

Page 15

AD1974 Data Sheet Rev. D | Page 22 of 24 ALRCLKABCLKASDATA1DATA MUST BE VALIDAT THIS BCLK EDGEMSB06614-060 Figure 16. I2S Pipeline Mode in ADC Seria

Page 16

Data Sheet AD1974 Rev. D | Page 23 of 24 APPLICATION CIRCUITSTypical applications circuits are shown in Figure 17 and Figure 18. Figure 17 shows a ty

Page 17

AD1974 Data Sheet Rev. D | Page 24 of 24 OUTLINE DIMENSIONS COMPLIANT TO JEDEC STANDARDS MS-026-BBCTOP VIEW(PINS DOWN)1121325243637480.270.220.170.50

Page 18 - CONTROL REGISTERS

Data Sheet AD1974 Rev. D | Page 3 of 24 SPECIFICATIONS TEST CONDITIONS Performance of all channels is identical, exclusive of the interchannel gain

Page 19

AD1974 Data Sheet Rev. D | Page 4 of 24 Specifications measured at 125°C (case). Table 2. Parameter Conditions Min Typ Max Unit ANALOG-TO-DIGI

Page 20

Data Sheet AD1974 Rev. D | Page 5 of 24 POWER SUPPLY SPECIFICATIONS Table 5. Parameter Conditions/Comments Min Typ Max Unit SUPPLIES Volt

Page 21 - 06614-059

AD1974 Data Sheet Rev. D | Page 6 of 24 Parameter Condition Comments Min Max Unit PLL Lock Time MCLK and LRCLK input 10 ms 25

Page 22 - 6614-060

Data Sheet AD1974 Rev. D | Page 7 of 24 ABSOLUTE MAXIMUM RATINGSTable 8. Parameter Rating Analog (AVDD) −0.3 V to +3.6 V Digital (DVDD) −0.3 V t

Page 23 - 06614-027

AD1974 Data Sheet Rev. D | Page 8 of 24 PIN CONFIGURATION AND FUNCTION DESCRIPTIONSAVDD48LF47ADC2RN46ADC2RP45ADC2LN44ADC2LP43ADC1RN42ADC1RP41ADC1LN4

Page 24 - OUTLINE DIMENSIONS

Data Sheet AD1974 Rev. D | Page 9 of 24 Pin No. Type1 Mnemonic Description 44 I ADC2LN ADC2 Left Negative Input. 45 I ADC2RP ADC2 Right Pos

Commentaires sur ces manuels

Pas de commentaire